



|      | 1               | 2           | 3             | 4             | 5              | 6            | 7            | 8             | 9            | 10                | 11              | 12              | 13                |
|------|-----------------|-------------|---------------|---------------|----------------|--------------|--------------|---------------|--------------|-------------------|-----------------|-----------------|-------------------|
| FPGA | +0.95<br>VCCINT |             |               |               | +1.8<br>VCCAUX | +1.2<br>VCCO | +1.5<br>VCCO |               |              |                   | +1.0<br>MGTAVCC | +1.2<br>MGTAVTT | +1.8<br>MGTVCCAUX |
| QDR  |                 | +1.3<br>VDD |               |               |                | +1.2<br>VDDQ |              |               |              |                   |                 |                 |                   |
| TCAM |                 |             | +1.2<br>VDD 1 | +1.2<br>VDD 2 |                |              | +1.5<br>VDDQ | +0.75<br>VREF |              |                   |                 |                 |                   |
| osc  |                 |             |               |               |                |              |              |               | +3.3<br>VDDA | +1.8<br>VDD, VDDO |                 |                 |                   |